Part Number Hot Search : 
ATS01 D20N03 A1225 2SB0944 D20N03 I2000RU 000MH 00BF1
Product Description
Full Text Search
 

To Download NCP81038 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2013 october, 2013 ? rev. 10 1 publication order number: NCP81038/d NCP81038 synchronous buck controller with auto power saving mode and built-in ldo NCP81038 is a dual synchronous buck controller that is optimized for converting the battery voltage or adaptor voltage into multiple power rails required in desktop and notebook system. NCP81038 consists of two buck switching controllers with fixed 5.0 v output on channel 2, 3.3 v on channel 1 and two on ? board ldos with three outputs: 5 v / 6 0 ma and 3.3 v or 12 v / 10 ma. NCP81038 supports high efficiency, fast transient response and provides power good signals. on semiconductor proprietary adaptive ? ripple control enables seamless transition from ccm to dcm, where converter runs at reduced switching frequency with much higher efficiency at light load. the part operates with supply voltage ranging from 5.5 v to 28 v. NCP81038 is available in a 28 ? pin qfn package. features ? wide input voltage range: from 5.5 v to 28 v ? built ? in 5 v / 60 ma ldo ? built ? in selectable 3.3 v or 12 v / 10 ma ldo ? three selectable fixed frequency 300 khz, 400 khz or 600 khz ? 180 interleaved operation between the two channels in continue ? conduction ? mode (ccm) ? selected power ? saving mode/forced pwm mode ? transient ? response ? enhancement (tre) control ? input supply voltage feed forward control ? resistive or lossless inductor?s dcr current sensing ? over ? temperature protection ? internal fixed 8 . 5 ms soft ? start ? fixed output voltages 5 v and 3.3 v ? power good outputs for both channels ? built ? in adaptive gate drivers ? output discharge operation ? built ? in over ? voltage, under ? voltage protection ? accurate over ? current protection ? thermal shutdown applications ? desktop / notebook computers ? system power supplies ? i/o power supplies 28 pin qfn, 4x4 mn suffix case 485ar device package shipping ? ordering information NCP81038mntwg qfn ? 28 (pb ? free) 4,000 / tape & reel marking diagram 81038 = specific device code a = assembly location l = wafer lot y = year w = work week  = pb ? free package http://onsemi.com ?for information on tape and reel specifications, including part orientation and tape sizes, please refer to our tape and reel packaging specification brochure, brd8011/d. pin connections (top view) (note: microdot may be in either location) 81038 alyw   1 gh1 bst1 swn1 gl1/fset pgnd1 csp1 csn1 gh2 bst2 swn2 gl2 pgnd2 csp2 csn2 fb2 comp2 en2/ss2 pg en1/ss1 comp1 fb1 5v_ldobyp 5v_ldoout 5v_ldoen skip ldo2_en ldo2_out vin gnd 1 28
NCP81038 http://onsemi.com 2 figure 1. block diagram + ? enable ldo2_en + ? csp1 csn1 csa ldo2_out gh1 gl1/ bst1 pgnd1 sw1 + ? e/a comp1 fb1 vref ss oc & tre detection en1 pg gnd skip vin + ? + ? enable ldo vref 5v_ldoen vin 5v_ldoout switcher 1 shown vbias vbias 5v_ldobyp pg1 pg2 5v_ldoout fset control logic ramp generator and pwm logic uvlo, uvp, ovp, power good ocp, tsd and protection
NCP81038 http://onsemi.com 3 table 1. pin descriptions pin no. symbol description 1, 21 gh1, gh2 gate driver output of the top n ? channel mosfet. 2, 20 bst1, bst2 top gate driver input supply, a bootstrap capacitor connection between swnx and this pin. 3, 19 swn1, swn2 switch node between the top mosfet and bottom mosfet. 4 gl2 gate driver output of bottom n ? channel mosfet in channel2. 18 gl1/fset gate driver output of bottom n ? channel mosfet in channel1. and it is also used to set up switching frequency by connecting a resistor from this pin to ground. 5, 17 pgnd1, pgnd2 power ground for channel 1 & 2. 6, 16 csp1, csp2 inductor current differential sense non ? inverting input. 7, 15 csn1, csn2 inductor current differential sense inverting input. 8, 14 fb1, fb2 output voltage feed back. 9, 13 comp1, comp2 output of the error amplifier. 10, 12 en1, en2 channel 1 and channel 2 enable pin. short this pin to ground to disable the switcher channel. pull this pin high to enable the switcher channel. 11 pg power good indicator for both output voltages. open ? drain output. 22 vin battery or adaptor input voltage 23 ldo2_out second internal ldo output. a capacitor of minimum 1.0  f is recommended to connect between this pin and ground. 24 ldo2_en enable for second internal ldo ? tie to vcc to setup ldo2 output at 12 v ? tie to 1/2vcc to setup ldo2 output at 3.3 v ? tie to ground to disable ldo 25 skip dcm programming pin: ? ground this pin to setup automatic ccm ? dcm transfer with 33 khz minimum switching frequency limitation; ? connect this pin to vcc to force ccm operation; ? leave this pin open to give automatic ccm ? dcm transfer with 33 khz minimum switching frequency for channel 1 but forced ccm for channel 2. 26 5v_ldoen enable for internal 5 v ldo. 27 5v_ldoout the output for internal 5 v ldo. a capacitor of minimum 4.7  f is recommended to connect between this pin and ground. 28 5v_ldobyp 5 v ldo bypass pin. e ? pad gnd.
NCP81038 http://onsemi.com 4 9 8 11 10 12 15 16 17 18 19 5 4 3 2 1 27 28 25 26 24 agnd 7 6 13 14 20 21 23 22 gh1 bst1 vin swn1 gl1/fset pgnd1 csp2 csp1 csn1 fb1 csn2 bst2 gh2 swn2 gl2 pgnd2 comp1 skip vin vout2 5.0 v / 6.0 v 5v_ldo skip en2/ss2 en1/ss1 pg en5 vout1 vout1 10 k 10 k ldo2_out (3.3 v) figure 2. application circuit 3.3  h 22  fx2 3.3 v / 6.0 a 0.1  f 0.1  f fb2 comp2 ldo2_out ldo2_en 5v_ldoen 5v_ldoout 5v_ldobyp table 2. absolute maximum ratings (note 1) vin to gnd, 5v_ldoen to gnd ? 0.3 v (dc) to 28 v ? 1.0 v for t < 100 n swn1, swn2 to gnd ? 0.6 v to 28 v, ? 10.0 v for t < 20 ns bst1, bst2 to gnd ? 0.6 v to 34 v gh1, gh2 to gnd ? 0.6 v to 34 v, ? 5.0 v for t < 100 ns pgnd1, pgnd2 ? 0.3 v to 0.3 v all other pin ? 0.3 v to 6.0 v, ? 1.0 v for t < 100 ns operating temperature range, t a 0 c to +85 c junction temperature, t j ? 40 c to +150 c storage temperature range, t s ? 55 c to +150 c pkg power dissipation (ta = +25 c), p d (note 2) 2.45 w max r  ja = 51 c/w r  j ? lead = 26 c/w r  j ? boardtop = 3.2 c/w stresses exceeding maximum ratings may damage the device. maximum ratings are stress ratings only. functional operation above t he recommended operating conditions is not implied. extended exposure to stresses above the recommended operating conditions may af fect device reliability. 1. operation at ? 40 c to 0 c guaranteed by design, not production tested. 2. these data are based on jedec jesd51.7 highly conductive pcb multiple layer pcb (2 power and/or 2 ground planes 76 mm x 76 mm 1 oz each) connected by 20 thermal vias. 100 sq mm cu heat spreader, 2 oz.
NCP81038 http://onsemi.com 5 table 3. electrical characteristics (vin = 12 v, vout = 5.0 v, ta = +25 c for typical value; 0 c < ta < 85 c for min/max values unless noted otherwise) parameter symbol test conditions min typ max units power supply input supply voltage vin 5.5 28 v internal ldo output 5v_ldoout voltage vin =12 v, i 5v_ldoout = 60 ma 4.85 5.0 5.15 v 5v_ldoout current vin =12 v, en1 = en2 = 0 100 ma 5v_ldo switch to bypass threshold 4.7 4.95 v 5v_ldoout to 5v_idobyp impedance ldobyp = 5 v 1.0  hysteresis 100 200 mv ldo2_out voltage ldo2_en = vcc, vin = 15 v, load current = 10 ma 11.4 12 12.6 v ldo2_en = 1/2 vcc, vin = 15 v, load current = 10 ma 3.2 3.3 3.46 v ldo2_out current 10 15 ma supply current bstx quiescent current i bst v fb = 1.5 v, en = 5.0 (no switching), gh and gl are open 0.3 ma bstx shutdown supply current i bst_sd en = 0, bst = 5 v, swn = 0 6.0  a vin pin supply current iload = 0 2.0 ma shutdown current i vin_sd en1, en2, ldoen, ldo2_en = 0 5.0  a en1, en2, ldoen = 5 v, ldo2_en = 5 v 1.15 ma en1, en2 = 0 , ldoen = 5 v, ldo2_en = 2.5 v 1.57 ma en1, en2 = 0 , ldoen = 5 v, ldo2_en = 0 1.11 ma oscillator oscillator frequency fsw rset = 1.8 k 270 300 330 khz rset = 9.1 k 340 400 460 khz rset = 16 k 540 600 660 khz oscillator frequency accuracy 10 % error amplifier open loop dc gain (note 3) 80 db open loop unity gain bandwidth (note 3) f 0db,ea 10 15 mhz open loop phase margin (note 3) 60 deg input bias current (note 3) ? 200 200 na input offset voltage (note 3) v+ = v ? = 0.8 v ? 1.0 1.0 mv slew rate comp pin to gnd = 10 pf 2.5 v/  s maximum output voltage 10 mv of overdrive, i source = 2.0 ma 3.3 v minimum output voltage 10 mv of overdrive, i sink = 2.0 ma 0.3 v output source current 10 mv of overdrive, v out = 3.5 v 2.0 m a output sink current 10 mv of overdrive, v out = 1.0 v 2.0 m a 3. guaranteed by design 4. parameters are for design only, not for product test.
NCP81038 http://onsemi.com 6 table 3. electrical characteristics (vin = 12 v, vout = 5.0 v, ta = +25 c for typical value; 0 c < ta < 85 c for min/max values unless noted otherwise) parameter units max typ min test conditions symbol feedback voltage reference voltage v ref 792 800 808 mv feedback voltage line regulation 5v_ldoout = 4.5 v ~ 5.5 v 0.25 %/v differential current sense amplifier csp and csn common ? mode input voltage range refer to agnd ? 0.2 5.5 v current sense input to output gain (csp) ? (csn) = 10 mv 200  a/v differential input voltage range ? 60 60 mv over current protection ocp threshold voltage v(csp) ? v(csn) @ 25 c 35 40 45 mv v(csp) ? v(csn) @ 0 ~ 85 c 34 46 mv ocp trigger clock tick after en, latch off after trigger # clocks 16 short circuit ocp threshold voltage 60 mv gate driver gh pull ? high resistance rh_gh source, v(bst ? gh) = 0.1 2.5  gh pull ? low resistance rl_gh sink, v(gh ? swn) = 0.1 v 1.5  gl pull ? high resistance rh_gl source, v(vcc ? gl) = 0.1 v 2.0  gl pull ? low resistance rl_gl sink, v(gl ? pgnd) = 0.1 v 1.0  dead time gl off to gh on 10 20 30 ns gh off to gl on 10 20 30 ns voltage monitor vcc start threshold 3.7 4.2 4.4 v vcc uvlo hysteresis 100 200 300 mv power good threshold pg in from lower 91.5 95 97.5 % pg hysteresis 5.0 % power good high delay after soft start is done 500  s power good low delay 1.5  s power good sink current pg = 0.4 v 2.5 5.0 ma output overvoltage rising threshold after vcc por, with respect to vfb 106 110 118 %vref overvoltage fault blanking time 1.5  s output under - voltage trip threshold after soft start, with respect to vfb 45 50 55 %vref under - voltage protection blanking time t ss ms under ? voltage protection delay 2.0 ms pwm minimum controllable on time 50 ns minimum off time 100 150 ns pwm ramp offset 0.36 0.4 0.44 v pwm ramp amplitude vin = 5 v 1.25 v vin = 12 v 3.0 v pwm comparator propagation delay 10 mv to 20 mv overdrive 25 30 ns 3. guaranteed by design 4. parameters are for design only, not for product test.
NCP81038 http://onsemi.com 7 table 3. electrical characteristics (vin = 12 v, vout = 5.0 v, ta = +25 c for typical value; 0 c < ta < 85 c for min/max values unless noted otherwise) parameter units max typ min test conditions symbol internal bst diode forward voltage drop if = 10 ma, ta = 25 c 0.3 v reverse ? bias leakage current vbst = 34 v, vsw = 28 v, ta = 25 c 0.1 6.0  a soft ? stop output discharge on ? resistance en = 0, vout = 0.5 v 20 30  discharge threshold in vcc 0.7 v soft ? start soft ? start ramp time tss from en assertion to vout ready 6.0 12 18 ms en en1/en2 threshold hi threshold 1.4 v lo threshold 0.4 v hysteresis 200 mv source current, pull high to 5 v in- ternally 0.75  a 5v_ldoen threshold hi threshold 1.4 v lo threshold 0.4 v hysteresis 200 mv ldo2_en vout = 3.3 v 1.5 2.5 3.5 v vout = 12 v 4.95 5.5 v vout = 0 0.4 v thermal shutdown thermal shutdown threshold (note 3) 150 c thermal shutdown hysteresis (note 3) 40 c 3. guaranteed by design 4. parameters are for design only, not for product test.
NCP81038 http://onsemi.com 8 detailed description overview the NCP81038 is a cost effective dual output controllers with three selectable ldo outputs suitable for desktop and server application. it provides one independent ldo which is 5 v/100 ma, two selectable ldos which is 12 v or 3.3 v/10 ma, and two synchronous pwm controllers that incorporate all the control and protection circuitry necessary to satisfy a wide range of applications. the NCP81038 pwm switchers employ adaptive ? ripple control to provide seamless transition between ccm and dcm while maintain high efficiency during light load. it also provides fast transient response and excellent stability. the features of the NCP81038 include a precision reference, selectable switching frequency, an error amplifier, adaptive gate driver, programmable soft ? start, and very low shutdown current. the protection features of the NCP81038 include fixed/programmable soft ? start, over ? current protection, wide input voltage range, power good monitor, over voltage and under voltage protection, built in output discharge and thermal shutdown. 5v ldo and switchover (5v_ldoout) the NCP81038 includes a high ? current (100 ma) linear regulator that is configured for 5 v operation, which is bias supply necessary to power up the main analog supply rail for the ic and provides the current for the gate drivers. when the 3.3 v switching regulator is running and the 5 v switching regulator is still off (en2 = 0), the 5 v linear regulator can provide about 80 ma to external load, while the remaining 20 ma is consumed by the 3.3 v regulator?s mosfets? switching, giving typical switching frequency and mosfets? gate capaciatance. once the 5 v switching regulator is enabled, this 5v_ldo may be bypassed using 5v_ldobyp input. typically, a capacitor with 10 ?  f or higher is needed to keep 5v_ldo stable. additionally, if vout2 voltage exceeds 4.75 v, the 5v_ldo is switched off and vout2 (5v buck output) is connected to 5v_ldoout through a bypass fet (typical 1 ohm) to provide 5 v rail. w ith this bypass function, the whole system efficiency is improving. the 5v_ldoen pin is high voltage and can be connected to vin voltage. however, 5v_ldoen is not allowed to go beyond vin pin voltage. ldo2_out the NCP81038 includes 10 ma linear regulators that can be programmed for 12 v or 3.3 v operations. ldo2 can be enabled only when vcc is present. when ldo2_en is connected to vcc, ldo2_out is programmed at 12 v. when ldo2_en is connected to 1/2vcc, ldo2_out is set at 3.3 v. t ypically, a minimum capacitor with 1.0 ?  f or higher is needed to keep ldo2_out stable. reference voltage the NCP81038 incorporates an internal reference that allows output voltages as low as 0.8 v. the tolerance of the internal reference is guaranteed over the entire operating temperature range of the controller. the reference voltage is trimmed using a test configuration that accounts for error amplifier offset and bias currents. oscillator frequency a fixed precision oscillator is provided. the actual switching frequency is set at 300 khz, 400 khz or 600 khz by the resistor on gl1/fset pin. the resistor and frequency can be referred to the table below. fset resistor 1.8 k 9.1 k 16 k switching frequency 300 khz 400 khz 600 khz error amplifier the error amplifier?s primary function is to regulate the converter?s output voltage using a resistor divider connected from the converter?s output to the fb pin of the controller, as shown in the applications schematic. a type iii compensation network must be connected around the error amplifier to stabilize the converter . it has a bandwidth of greater than 15 mhz, with open loop gain of at least 8 0 db. the comp output voltage is clamped to a level above the oscillator ramp in order to improve large ? scale transient response. soft ? start to limit the start ? up inrush current, an internal soft start circuit is used to ramp up the reference voltage from 0 v to its final value linearly. the internal soft start time is 13 ms typically, from en assertion to vout ready. it includes a delay of 240  s from en assertion to the vout ramp starting. 500  s after both channel vout ready, the pg (power good) is asserted. soft ? stop soft ? stop or discharge mode is always on during faults or disable. in this mode, a fault (uvp, ocp, tsd) or disable (en) causes the output to be discharged through an internal 20 ? ohm transistor inside of vo terminal. the time constant of soft ? stop is a function of output capacitance and the resistance of the discharge transistor. adaptive non ? overlap gate driver in a synchronous buck converter, a certain dead time is required between the low side drive signal and high side drive signal to avoid shoot through. during the dead time, the body diode of the low side fet free - wheels the current. the body diode has much higher voltage drop than that of the mosfet, which reduces the efficiency significantly. the longer the body diode conducts, the lower the efficiency. NCP81038 implements adaptive dead time control to minimize the dead time, as well as preventing shoot through from happening.
NCP81038 http://onsemi.com 9 forced pulse width modulation (fpwm mode) the device is operating as force pwm mode if skip is tied to vcc. under this mode, the low ? side gate driver signal is forced to be the complement of the high ? side gate driver signal. this mode allows reverse inductor current, in such a way that it provides more acc urate voltage regulation and better (fast) transient response. during the soft start operation, the NCP81038 automatically runs as fpwm mode regardless of the skip setting at either fpwm or skip mode to make sure to have smooth power up. power save mode (skip mode) if the load current decreases, the converter will enter power save mode operation when skip pin is grounded. during power save mode, the converter skips switching and operates with reduced frequency but with minimum switching frequency of 33 khz, which minimizes the quiescent current and maintains high ef ficiency. if skip pin is open, the channel 1 will enter power saving mode with reduced load but with minimum switching frequency of 33 khz and channel 2 will stay in forced pwm mode . transient response enhancement (tre) for a conventional trailing ? edge pwm controller in ccm, the minimum response delay time is one switching period in the worst case. to further improve transient response, a transient response enhancement circuitry is introduced to the NCP81038. the controller continuously monitors the comp signal, which is the output voltage of the error amplifier, to detect load transient events. a desired stable close ? loop system with the NCP81038 has a ripple voltage in the comp signal, which peak ? to ? peak value is normally in a range from 200 mv to 500 mv. there is a threshold voltage made in a way that a filtered comp signal pluses an offset voltage. once a large load transient occurs, the comp signal is possible to exceed the threshold and then tre is tripped in a short period, which is typically around one normal switching cycle. in this short period, the controller runs at higher frequency and therefore has faster response. after that the controller comes back to normal operation. protections under voltage lockout (uvlo) there are two undervoltage lock out protections (uvlo) in NCP81038. one is for v in , which has a typical trip threshold voltage 3.9 v and trip hysteresis 200 mv. the other is for vcc (5v_ldoout serves as vcc internally), which has a typical trip threshold voltage 4.2 v and trip hysteresis 300 mv. if either is triggered, the device resets and waits for the voltage to rise up over the threshold voltage and restart the part. please note this protection function does not trigger the fault counter to latch off the part. over voltage protection (ovp) when vfb voltage is above 11 0 % (typical) of the nominal vfb voltage, the top gate drive is turned off and the bottom gate drive is turned on trying to discharge the output. it over voltage condition still exists after 1.5  s, an ov fault is set. the power good will go low at the same time. the bottom gate drive will be turned off when vfb drops below the under voltage threshold. if then over voltage condition happens again, the high side mosfet stays off and low side mosfet will turn on again till output voltage drops down to under voltage threshold. then low side gate will be off. en resets or power recycle the device can exit the fault. under voltage protection (uvp) an uvp circuit monitors the vfb voltage to detect under voltage event. the under voltage limit is 50% (typical) of the nominal vfb voltage. if the vfb voltage is below this threshold over 1 ms, an uv fault is set and the device is latched off such that both top and bottom gate drives are off. en resets or power recycle the device can exit the fault. uvp is delayed for soft start period (8.5 ms) after en goes high. en1 and en2 en1 and en2 are logic level control signals to turn on or off buck converters individually. if enx is below 0.4 v, the buck will be off. when enx is above 1.8 v, the buck is turning on. in both enx pins, there are about 0.75  a source currents to pull them up to 5 v internally. power good monitor (pg) NCP81038 provides window comparator to monitor the output voltage. when the output voltage is above 95% of regulation voltage, the power good pin outputs a high signal. otherwise, pg stays low. the pg pin is open drain 5 ? ma pull down output. during startup, pg stays low until the feedback voltage is within the specified range for 128 clocks or about 0 .5 ms. if feedback voltage falls outside the tolerance band, the pg pin goes low within microseconds. over current protection (ocp) the NCP81038 protects converter if over ? current occurs. the current through each channel is continuously monitored with differential current sense. current limit threshold vth_oc between cs+ and cs ? is internally fixed to 40 mv. the current limit can be programmed by inductor?s dcr and current sensing resistor divider with rs1 and rs2.
NCP81038 http://onsemi.com 10 dcr l rs1 rs2 c vin vout vc + ? figure 3. x dcr l r r1 rntc c r2 vin vout vc + ? figure 4. x + 1 r the the rs1, rs2 and c can be calculated as: c   r s1  r s2   l dcr the inductor peak current limit is: i lim(peak)  v th_dc k  dcr ,where k  r s2 r s1  r s2 the dc current limit is: i lim  i lim(peak)  v o  (v in  v o ) 2  v in  f sw  l where vin is the input supply voltage of the power stage, and fsw is normal switching frequency. fig. x+1 shows ntc resistor network to compensate the temperature drift of dcr. if inductor current exceeds the current threshold, the high ? side gate driver will be turned of f cycle ? by ? cycle. in the mean time, an internal oc fault timer will be triggered. if the fault still exists after 16 clocks, the part latches off, both the high ? side mosfet and the low ? side mosfet are turned off. if the sensed current reaches 60 mv, the part will latch off right away. the fault remains set until the system has shutdown and re ? applied vcc and/or the enable signal en is toggled. pre ? bias startup in some applications the controller will be required to start switching when its output capacitors are charged anywhere from slightly above 0 v to just below the regulation voltage. this situation occurs for a number of reasons: the converter?s output capacitors may have residual charge on them or the converter?s output may be held up by a low current standby power supply. NCP81038 supports pre ? bias start up by holding low side fets off till soft start ramp reaches the fb pin voltage. thermal shutdown the NCP81038 protects itself from over heating with an internal thermal monitoring circuit. if the junction temperature exceeds the thermal shutdown threshold the voltage at the comp pin will be pulled to gnd and both the upper and lower mosfets will be shut off.
NCP81038 http://onsemi.com 11 package dimensions qfn28 4x4, 0.4p case 485ar issue a notes: 1. dimensioning and tolerancing per asme y14.5m, 1994. 2. controlling dimension: millimeters. 3. dimension b applies to plated terminal and is measured between 0.15 and 0.30 mm from the terminal tip. 4. coplanarity applies to the exposed pad as well as the terminals. ???? ???? ???? ???? a d e b c 0.10 pin one reference top view side view bottom view a k d2 e2 c c 0.10 c 0.10 c 0.08 a1 seating plane e 28x note 3 b 28x 0.07 c 0.05 c a b b dim min max millimeters a 0.80 1.00 a1 0.00 0.05 b 0.15 0.25 d 4.00 bsc d2 2.50 2.70 e 4.00 bsc e2 2.50 2.70 e 0.40 bsc k l 0.30 0.50 8 15 22 28x 0.40 pitch 4.30 0.62 4.30 dimensions: millimeters 0.26 28x 1 l a3 0.20 ref mounting footprint note 4 a3 pin 1 indicator 2.71 2.71 1 package outline l1 detail a l alternate terminal constructions l 0.10 c a b b 0.10 c a b b l1 ??? 0.15 0.30 ref recommended on semiconductor and are registered trademarks of semiconductor co mponents industries, llc (scillc). scillc owns the rights to a numb er of patents, trademarks, copyrights, trade secrets, and other inte llectual property. a listing of scillc?s product/patent coverage may be accessed at ww w.onsemi.com/site/pdf/patent ? marking.pdf. scillc reserves the right to make changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and s pecifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ?typical? parameters which may be provided in scillc data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. all operating parameters, including ?typical s? must be validated for each customer application by customer?s technical experts. scillc does not convey any license under its patent rights nor the right s of others. scillc products are not designed, intended, or a uthorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in whic h the failure of the scillc product could create a situation where personal injury or death may occur. should buyer purchase or us e scillc products for any such unintended or unauthorized appli cation, buyer shall indemnify and hold scillc and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unin tended or unauthorized use, even if such claim alleges that scil lc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. this literature is subject to all applicable copyrig ht laws and is not for resale in any manner. publication ordering information n. american technical support : 800 ? 282 ? 9855 toll free usa/canada europe, middle east and africa technical support: phone: 421 33 790 2910 japan customer focus center phone: 81 ? 3 ? 5817 ? 1050 NCP81038/d literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 303 ? 675 ? 2175 or 800 ? 344 ? 3860 toll free usa/canada fax : 303 ? 675 ? 2176 or 800 ? 344 ? 3867 toll free usa/canada email : orderlit@onsemi.com on semiconductor website : www.onsemi.com order literature : http://www.onsemi.com/orderlit for additional information, please contact your local sales representative


▲Up To Search▲   

 
Price & Availability of NCP81038

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X